Review of Information Engineering and Applications Vol. 4, No. 1, 1-19. ISSN(e): 2409-6539 ISSN(p): 2412-3676 DOI: 10.18488/journal.79.2017.41.1.19 © 2017 Conscientia Beam. All Rights Reserved.



# FPGA IMPLEMENTATION OF MC-CDMA WIRELESS COMMUNICATION SYSTEM BASED ON SDR—A REVIEW

Ali Kareem Nahar<sup>1+</sup> Sabah A. Gitaffa<sup>2</sup> Mohammed Moanes Ezzaldean<sup>3</sup> Hussain K. Khleaf<sup>4</sup> <sup>1234</sup>Universities of Technology, Department of Electrical Engineering, Baghdad, Iraq



## ABSTRACT

( · corresponding addition)

Article History Received: 27 January 2017 Revised: 23 February 2017 Accepted: 21 March 2017 Published: 18 April 2017

Keywords SDR MC-CDMA PR VHDL FPGA. Software Defined Radio (SDR) has the flexibility to modify the characteristics of the receiving and transmitting radio device, without physically adjusting the hardware, due to development in the system. Because of the increasing need for wireless communication applications so as to enable consumers to communicate anywhere through information led to the emergence of many communication devices to include the large amount of applications that every one of the devices needs power and thereby increase the total power. This study confirms that the wireless communication system for secured transmit data, fast and inexpensive; can be done by implementing using Partial Reconfiguration (PR) modern technology in FPGA developing based on SDR. The Speed and performance can be improved. The area also can be decreased. The new Xilinx, Vertex Series FPGA, provides the provision of PR. The power consumption can be reduced by applying power reduction techniques in the blocks. The combination of MATLAB (Simulink and M-file) and Simulink HDL Coder offers flexible capabilities for analysis, design; simulation, implementation, and verification. With all these capabilities, in a single system to reduce the time spent tuning for reducing the algorithms and models during rapid prototyping and experimentation and less time on HDL coding.

**Contribution/ Originality:** This study contributes in the existing literature review for implementing MC-CDMA wireless communication system using Partial Reconfiguration (PR) that is a new technology in FPGA.

## 1. INTRODUCTION

The wireless communications revolution started with the mobile phone at the beginning of the 80's and all the improvements which have led to the multiplication of mobile and wireless communications networks and standards [1]. The 1st Generation (1G) of technology was characterized by analog means voice only; 1G quality was too low and also had connections to low speed, but they effectively offered the inherent easiness of mobile communications. The system used in 1G was Frequency Division Multiple Access (FDMA) [2]. The 2nd Generation (2G) of technology is digital in the United States, most of the devices and services were digital. The spread of digital mobile

services is dramatically all over the world. They provide different services such as a certain degree of the facility to access the internet, and digital voice calling and short messaging service. The time division multiple accesses, global system for mobile and code division multiple access used as criteria in 2G. While, generation 3 (3G) of wireless technology has provided faster wireless connections to support more useful services as data, video and multimedia, in addition to audio. The key features of 3G systems are multimedia communications like digital data, audio, video and remote control system, which uses advanced means such as e-mail, fax, paging, cellular phones, surf the Internet, video conferencing, etc., and the ability of high-speed up to more than 2 Mbps and provide the flexibility to direct the repeaters and satellites and local area networks, etc. [3, 4]. The 4th Generation (4G) of wireless technology is still underway. The main difference between 3G and 4G technologies is to increase data transfer rates and security  $\lceil 5 \rceil$ . And 4G looks to provide more improved versions of the same developments that promised to improve the 3G, multimedia and streaming video, global access and worldwide-portability through all types of devices. To some extent, the 4G focuses on video and audio through the use of OFDM technology, and will be able to better allocation of network resources for multiple clients through the use of multiple channels simultaneously. Unlike 3G networks, which combined of package conversion and switched network circuits [3] in systems 4G, it is expected that the data rate target will be up to 1 Gbps for indoor and 100 Mbps of the environments in outdoor. 4G will require the channel capacity of more than 10 times that of 3G systems and must also provide full support for Internet Protocol (IP) [6].

The MC-CDMA technique assigns all users the entire frequency bandwidth at all time and separates users by modulating their signal by unique pseudo noise sequences. This allows the system to be more robust in that the capacity is not fixed, each user is assigned a Pseudorandom Noise (PN) code, this code is overlaid on the information signal, making the signal seem as noise like to all extra users [7]. Combining multi-carrier OFDM transmission with CDMA can benefit from diversity inherent frequency channel broadband through the deployment of each symbol across multiple sub-carriers. This can be the blending of OFDM and CDMA also achieve an average very large user productivity. The benefit of using multiple sub-carriers is that, because every carrier operating on the bit rate is relatively low, and the duration of each symbol a relatively long [8].

Conventional wireless devices no longer meet the needs of the user because it is costly to develop and maintain a wireless system every time a new standard arises into being, where implementation of the MC - CDMA system with the flexibility remains the main problem to bear the practical system. It can achieve the appropriate solution to make communications systems more flexible and easy to use through SDR concept. SDR technology provides multi-band, Multimode, reconfigurability, adaptability, interoperability, and reduces the cost [9]. Through, upgrade of efficiency is providing control software from a variety of modulation/ demodulation techniques. Thus, this technology offers a potentially prolong the life of the product, since the radio can be upgraded efficiency, where efficiency can be measured in terms of cost and physical size consumed per bit of information. Since functions are performed and signal processing for communications systems in SDR, simply by downloading new software, it is possible to deal with different wireless protocols, for the integration of new services and to upgrade to a new standards [10]. Devices such as the DSP and FPGAs are used to implement SDR [11].

There are many algorithms that can be used for the implementation of the SDR in the FPGA. VHDL can be written directly. And also may include a method, Simulink HDL Coder, which makes synthesizable hardware description language code models that have been created to use on a large scale Simulink and State-flow software company automatically. The product produces the goal independent VHDL and Verilog code and test sets for implementation and verification using FPGA. Simulink HDL Coder quickens the design, implementation, and verification of hardware [12] using providing a direct path from system models for programming the FPGA. Simulink HDL Coder creates VHDL and Verilog code, as well as with established hardware implementation and verification apparatuses. As Simulink HDL Coder generates VHDL and Verilog test benches re- use of data that enables simulation systems to verify the implementation of the design [13].

Nowadays, any design in wireless communications is achieved with SDR by Simulink with Matlab and Xilinx design environment. Like the design in an environment with Simulink Xilinx System Generator [14]. DSP structure blocks are provided in Xilinx DSP Block-set library Simulink browser. Make sets of this component of the machine design process easier, more elastic and function simultaneously. Furthermore, modern technology in FPGA called Partial Reconfiguration represents a leap in modern technology. Usually extends partial flexibility inherent in the FPGA by downloading partial bit files, while still remaining logic operates uninterrupted. This is achieved significant benefits most important is to reduce the cost with board space and change the design in the arena and reducing power consuming [15-17].

## 2. LITERATURE REVIEW

### A. Wireless Communication based on SDR and FPGA

Leppanen, et al. [18] introduced a study in software radio as an alternate in the future in wireless own and multimedia communications and discussed its architecture and technical challenges. Also, Murotake, et al. [19] presented the article to review the adaptive processing research and implementation supplies for 2G and 3G base stations considered. Then, the capabilities of certain new monolithic silicon devices are scanned, implementation approach for a reconfigurable multi-mode base station channel modem by SDR design approaches is proposed. It was discussed the improvement of a Hiperlan/I radio modem for the simultaneous transmission of voice, data, and video in the house environment. The modem will finally be integrated with digital set-top box equipment to support wireless internet and digital television applications throughout the house by Sun, et al. [20]. After that, Reves, et al. [21] suggested the feasibility to design and implement a DS-CDMA system based on SDR using FPGA to get fast reconfiguration of the internal system block. Moreover, Kang [22] proposed the design and implementation of the Orthogonal Complex Quadrature Phase Shift Keying (OCQPSK) / Hybrid Binary PSK baseband modem using a DSP chip with consideration of SDR concepts. One modulation scheme is operated by selecting between the two schemes and five physical traffic channels differentiated by orthogonal codes implemented in one DSP chip. In 2002, Tormo and Coquillat [23] introduced (Cardelli et al) optimal implementation of higher performance quadrature direct digital synthesizer technology. The present work every technology mapping phase to amplitude, such as compression techniques ROM and division and coordinate rotation digital computer algorithm, and proposes the structure more appropriate to the segments (FPGA) VIRTEX in order to get the implementation of more efficient in terms of space and productivity. PC-based tool for rapid control and simulation are models for SDR technology. The tool defines a software platform implemented to ease the SDR software style at the analysis, design and implementation steps. SDR is a platform model that provides module and requires the minimal implementation effort to accommodate the device SDR. It has demonstrated the operational use of software models in reducing the difficulty of product design and analysis by Chuang, et al. [24]. In addition, Doan and Le-Ngoc [25] designed an efficient synthesis for interpolation filters for SDR receivers. An adapted farrow structure for the second-order polynomial, symmetric interpreter suitable for low complexity hardware implementation is offered. The complexity, decrease of the modified building has been allowed to fast and simple of implementation. Followed by a year, Blaickner, et al. [26] presented excerpts of the prototyping of runtime reconfigurable processors for application in wireless terminals and base stations and the focus on the multi-standard software defined radio capabilities. Mannan [27] designed and implemented SDR for wireless communication system and compared the different SDR platform. Simulink HDL code was selected for design and implementation. Figure (1) shows the SDR architecture.



Source: Blaickner, et al. [26]

Isomaki and Avessta [28] proposed the SDR design flow and platform configuration are modeled as an Integer Linear Programming (ILP) optimization problem. The study of the Bluetooth wireless technology shows, for example. In the same year, Taylor, Green and Taylor [29] described the concept, development, architecture and demo of real-time, software defined four receiver systems and a space-time decoder to be applied on a Xilinx Virtex 2 Pro FPGA. The introduction of the properties of universal radio terminal the techniques are used to obtain multimode operation and functionalities of the baseband processing module. They discuss and compare the different approaches for implementing baseband processing unit using reconfigurable architectures by Chaari, et al. [30]. While Garcia, et al. [31] suggested a pipelined CORDIC architecture for designing a scalable and flexible digital cosine and sine wave generator. An FPGA-Based architecture is offered, and the design has been realized on a Xilinx Spartan 3 device. Synthesis and implementation results are shown and discussed. Besides, Vinod, et al. [32] presented a coefficient-partitioning algorithm to achieve high-speed channel filters and low power. Design examples are given of the channel filters employed in the digital advanced mobile phone system and persona unit-standard software defined radio capabilities. Discuss and detail the development of SDR radio portable, powerful and flexible, agile radio called the University Kansas. The principal purpose of KUAR is to enable advanced study in the regions of wireless radio networks, and access to dynamic spectrum and cognitive radios. The KUAR implementation and software, structural are argued carefully. Radio configurations and applications are presented. Display configurations and radio applications. And also search in the future, thanks to the flexibility of this platform by Minden, et al. [33]. Tachwali and Refai [34] were proposed a practical design procedure for the wireless digital modem on SDR platforms and report describe in detail of the baseband signal processing logic design in the FPGA part of it. An outline for designing wireless digital modems on mix software radio stages is discussed.

Elamary, et al. [35] presented a new simple design for a QPSK modulator applied for biomedical device applications. The VHDL programming code is used to generate QPSK digital signals and Altera UP2 development kit board is used for testing the VHDL code modulator. To generate VHDL Code, the direct write of VHDL Code technique is used. While, Jaber, et al. [36] proposed the design procedure and implementation of SDR using Altera Cyclone II family board. MATLAB/Simulink, Embedded Matlab blocks, and Cyclone II development and educational board were used for implementation. Design and progress of a generalized parametrizable modulator can be performed the GMSK modulation and QPSK modulation in a reconfigurable baseband modulator for SDR design. The design has been estimated on FPGA Spartan 3E starter kit by Gurugubelli and Chakrabarti [37]. Moreover, Changrui, et al. [38] provides design and implementation of digital down converter on Xilinx Virtex-5, over analyzing the key points of the DDC concept and Matlab simulation analysis, DDC with across the clock area and FIFO interface appearances has been designed by Xilinx ISE software. Rodriguez, et al. [39] proposed SDR implementation using Xilinx system generator tools on the Virtex-II FPGA. In the SDR, QPSK is chosen as the modulation scheme for demonstration. A Phase-Locked Loop (PLL) circuit is designed for carrier and symbol synchronization for recovery of data from the received signal. And different encoding scheme is also implemented. It was presented the comparison act in terms of error performance between two modulation techniques, the QPSK, and BPSK. Together modulations were applied on the Spartan 3E starter kit board by Popsscu and Gontena [40].

Furthermore, Tabassam, et al. [41] presented a detailed survey of the existing software and hardware platform for SDR. It also presented a prototype system for testing and designing of SDR in Matlab-Simulink and argues the noticeable functions of the prototype system for CR. Figure (2) depicts the SDR development and roadmap in commercial wireless communication systems. Design the SDR for Spectrum sensing CR that is an innovative technology to increase spectrum usage, by allowing dynamic allocation of the unused spectrum as long as it does not interfere with the main users to whom. It has been licensed by Raut and Kulat [42] found algorithms SDRs for successful data transfer bandwidth available. Through the work of coding modifications, OQPSK to replace QPSK, implementation of Frequency Hopping Spread Spectrum (FHSS) modulation and demodulation in Matlab, to be used to maintain the bits error rate BER at high data rates and modulation techniques for perceptual lossless data compression transmitters and receivers are designed based on the low-power and cost FPGA on the basis of the structure of restructuring can be designed which provides effective communication, So that the design is handled in the simulation environment targeting Xilinx before implementation. As a result gets the design without the complexity and low energy consuming as compared to the conventional systems, and it can also be reconfigured according to the requirement by Bhattacharjee, et al. [43].



Supriya, et al. [44] presented SDR design by Xilinx System Generator, there is a promising decrease in noise by the design, as shown in Figure (3) transmitter SDR design using Xilinx System Generate.



The use of smart antennas, antennas, embedded and reconfigurable antenna group is cheap, depends on the microchip antennas, which will be integrated with the low cost of the GNU Radio SDR test-bed by Donelli and Sacchi [45]. Deployment of OSSIE and its dependencies by submitting porting of OSSIE framework on a custom designed embedded SDR platform, based on Texas Instrument's DAVINCI technology System on Chip (SoC) because Texas instruments integrated provides an efficient platform for applications needing image processing tasks and intensive signal, in addition to general control tasks by Usman, et al. [46]. Perform the design of QPSK modulator for digital signal processing based on DSPs and sliced FPGA that have a certain level of reconfigurability with the use of FPGA integrated circuits, the QPSK modulator could be implemented almost entirely on a single chip along with an indispensable addition of an analog-to-digital converter by Kazaz, et al. [47].

Zhao et al (2013) [48] that they are replaced high- cost USRP by RTL – SDR, with very little cost, which is only used for reception. Where, RTL – SDR has a high-performance DVB-T COFDM (Digital Video Broadcast Terrestrial Coded Orthogonal Frequency Division Multiplexing) demodulator which supports USB 2.0 interface with add mixer RF.

#### B. The Development of Designs for Wireless Communication System of CDMA with FPGA

Design and implementation of a PN code tracking and data demodulation unit for wideband CDMA PCS system. The PN code is implemented by Altera FPGAs and Tms32oc40 DSPs for flexibility. Timing simulation of the applied system is performed to check the proper operation by Jeong, et al. [49]. Shamain and Milstein [50] provided employ the highest constellation arrangement in conjunction with the CDMA system to develop performance in a multi-user multi-channel and proved to be a severe performance development gained using interference suppression technique above in the case of multi-user continues to hold in a multi-user environment with a narrowband Gaussian intrusion. After that, Jain and Buehrer [51] presented the implementation issues associated with the modulation of adaptive by pilot symbol assisted modulation founded channel estimators for Rayleigh fading environments. Osman [52] describes the DS-CDMA wireless transmitter design using FPGA, four separate blocks have been designed to form the transmitter circuit diagram by the PN-code generator, the oscillator, the BPSK modulator, and the Parity check. The software that has been used for the design, synthesis and simulation is the very high speed integrated circuit hardware description language program that used for coding and FPGA for downloading and compiling the simulation in FPGA. The results of simulated and combined design file by FPGA compiler II were downloaded into the Xilinx Xsv300 FPGA board. DS-CDMA wireless transmitter using FPGA is regarded as a promising technique for future CDMA networks. The transmitter mainly used digital components such as flip-flops, gates, etc., which leads the transmission in higher performance. Design QAM

modulator using multiple four output FIR filters based on Look Up Table was proposed for the downlink of wideband CDMA, and its functions were verified using stand-alone tests by means of the test apparatus that achieved the functions of a QAM receiver system by Park, et al. [53]. Designs and implements a baseband OFDM transmitter and receiver using FPGA. This project focuses on the core processing block of an OFDM system as shown in Figure (4), which are the FFT block and the IFFT. The 8 points IFFT / FFT decimation-in-frequency with radix-2 algorithm analysis in detail to produce a solution that is suitable for FPGA implementation. The FPGA implementation of the project is performed using VHDL. This performance of the coding is analyzed from the result of timing simulation using Altera max plus II [54]. Designs of the direct sequence spread spectrum communication system (DS/SS) using MATLAB-Simulink and then implement it is using Xilinx FPGA devices. First, an MATLAB-Simulink tool is used for designing DS/SS system, and then the logic description of each component in the DS/SS system is derived for the purpose of FPGA application DS/SS system is implemented over Xilinx-Virtex FPGA platform by Al-Shamary [55]. In addition, Carcia and Cumplido [56] presented the design and validation and FPGA-based implementation of an OFDM modulator for IEEE 802.16, by a high-level design device. It was achieved by Xilinx system generator and Simulink of Matlab. The results offered so that it is possible to achieve an OFDM modulator using existing medium density device similar Virtex-II, the results are obtained by Xilinx ISE 6.3I implement.

## OFDM Transmitter



Xia and Wang [57] that they discussed the M-QAM modulator for forward link of mulch code-CDMA systems with interference deletion to support high data rate service and provided a logical bit error rate performance of the system. The introduction of analysis of the bit error presentation of the 16-QAM system on Rayleigh fading channels with the highest ratio combining diversity and channel estimate errors by Annarajjala [58]. Furthermore, Kaur [59] discussed the notion of pseudorandom sequences as applicable to spread spectrum communications. Most length sequences were introduced and used as a starter to more complex approaches of PN code generation with the help of Liner Feedback Shift Registers (LFSR). LFSRS modifies itself on every rising edge of the clock. The feedback makes the value in the shift register to cycle through a range of unique values. Explanation of the realization of a Split-Radix FFT processor is based on the structural design of the pipeline. The implementation has been made on FPGA as the medium to get high performance at low prices and a tiny realization time. The CPU has been simulated equal to 350 MHz, through an Ep2s15f672c3 Altera II as a goal device by Carcia, et al. [60]. The design CDMA digital transmitter is an SDR baseband platform. The platform involves of reprogrammable and reconfigurable hardware platform which provides various standards with a shared platform

and focuses also on the approaches of creating VHDL model of CDMA transmitter by Mohamed, et al. [61]. In addition, Alasady and Ibnkahla [62] offered the design technique and implementation results of a 16-QAM lookup table pre-distortion system for satellite communications by Altera DSP board. And, Tuan and Araki [63] proposed the adaptive modulation to increase the throughput of a wireless network using regulating the modulation structure of the channel station. To have more flexibility and more ability by adaptive modulation, the research tries to find a group of modulation systems, which comprises MQAM.

Design and implementation of FPGA transmitter and receiver (Tx/Rx) are used the OFDM. This Tx/Rx OFDM subsystem is capable of dealing with different M-QAM modulations and is implemented in a digital signal processor (DSP-FPGA). The implementation of the Tx/Rx subsystem has been carried out in FPGA using both System Generator visual programming running over Matlab-Simulink, and the Xilinx ISE program which uses VHDL by Gutierrez [64]. The introduction of the easy acquisition system for identifying and finding base stations invisibility in the framework of a CDMA wireless positioning system, based on IS-95 cellular typical by De Angelis, et al. [65]. Concentrating on the importance of MC-CDMA and use adaptive modulation, the exploitation of fluctuations channel quality, so that they can exchange more traffic multimedia is using the same bandwidth, a high efficiency in bandwidth and diversity inherent to the channel fading as compared with OFDM and DS-CDMA in the Figure (5) shown [66].



Source: Nahar and Rahayu [66]

Nahar and Rahayu [67] presented the BER performance of the CDMA cellular scheme based on the IS-95 standard in the existence of an additive white Gaussian noise and interference has been scrutinized. The performance was estimated under two kinds of decision feedback receivers for the CDMA opposite link. Design and implement a baseband OFDM transmitter and receiver on FPGA hardware. All building blocks are designed using VHDL language and then it is implemented using FPGA. On the transmitter part, there are four blocks which consist of the mapper, IFFT, serial to parallel and parallel to serial block. Each of these blocks was tested using FPGA advantages 7.2 software during the design process; the same process was done at the receiver part whereby each of the modules was tested during the design process by Mohamed, et al. [68]. Moreover, Mahbub, et al. [69] proposed an implementation of Direct Sequence-CDMA transmitter by the FPGA. They describe the design for PN coding and a direct sequence principle based wireless transmitter, the circuit for the transmitter is included of basic digital apparatuses, for example, shift registers, flip-flops, PN code and a BPSK modulator. VHDL was used for coding of the design. ModelSim-Altera Edition 6.5b was used for logic verification and functional simulation. The Xilinx Synthesis Technology (XST) v.12.3 was used for the synthesis of the transmitter. Finley, Amsavalli and Kashwan [70] focused on designing and testing the performance of circuits implemented on FPGA for DS-CDMA transceiver using simple circuit concepts, it describes modulation and demodulation circuits for DS-

CDMA. The functional performance of designing circuits is tested by using FPGA and VHDL on XILINX ISE® and MATLAB® platforms. Implementation is carried out on XILINX FPGA chip type xc6vlx75t-3ff484, and simulation is executed using ISE 12.1 version software EDA tool from XILINX. The performance parameter is mainly based on the number of gates used by CDMA sub-circuits and systems in FPGA implementation. Figure (6) illustrations MC-CDMA block diagram.



Source: Jaber, et al. [36]

## C. Applications of PR in Wireless Communication

Delorme, et al. [72] offered the flow of partial re-configuration to the NOC using a series of telecommunications 4G. Used versions of the tools are available to achieve Xilinx ISE 9.1.2, Plan Ahead 9.2.3, EDK 9.1.2, only two bits-streams have been created for the channel coder PRM because of the restriction on the scheme's performance NOC IP Block. So, performed on the flow of partial reconfiguration of resources with a simple but this methodology not carried out such as FFT, that most complex [72]. Design and implementation of a Partial Reconfiguration (PR) flow method to a series SDR RASIP. This has been made by designing Model handsome 6.0B were conducted for the synthesis of the actual use of the devices on the FPGA, timing analysis and bit stream generation to reshape their Xilinx ISE 9.2i. The design has been implemented on Xilinx Virtex-4 and ML401 board by Kumar, et al. [73]. Figure (7) shows a snapshot Plan Ahead to put the hardware in the FPGA.



Figure-7. mixtures of Reconfigurable and the reforming unit on FPGA Source: Kumar, et al. [73]

Ostler, et al. [74] presented an FPGA bootstrapping system for constructing FPGA circuit units using PR [74] where the FPGA at run-time over PCIe, so that this system achieves a slight and static design that is constructed in power even comprises a PCIe endpoint, PR has been used for the caching of hardware, incremental run-time constructing of circuits, and the use of virtual hardware. Evaluation of the application dependent partial

reconfiguration FPGA test process which uses an ASIC BIST method, through Circles Split test and then uses partial reconfiguration to change the role of the division of modules, which may serve as a test or analysis of the response. Sections of the circuit are converted into a format readable (Automatic Test Pattern Generator) ATPG and create test vectors are deterministic. The tool is used to compress the pressure test patterns, as a benefit it is not required to create additional interfaces to access the test or the use of multiple reconfigurations, by Rozkovec, et al. [75]. Design different demodulation technique in Partial Reconfiguration blocks of an FPGA and other signal processing application from an external memory unit can be loaded while the other parts of the FPGA are doing a constant data processing. This SDR design using Xilinx System Generator, terms of used two types of modulation are ASK and PSK by the realization of SDR in PR FPGA to reduce power and increase speed by Joseph and Nirmal [76]. Designing some modules H.264/AVC video encoding on the path reconstruction using DPR, so that this method is not affected productivity and reduce the trade-off is between applications real-time video processing frameworks interfaces. Higher operating frequency is 109.6 MHz and is designed so that easily meets all requirements of the productivity of real-time processing of HTDV, by Orlandic and Svarstad [77]. Hori, et al. [78]; Kumar [79] presented empirically assess the impact of energy and are saving of DPR FPGA 28 nm process. Using the DPR, it will system require fewer hardware resources, thus, it can provide the energy consumption of the system in The North crypto-processor, is performed only one unit at one-time cipher, and it is overwritten, When it requires a different algorithm. Compared with non-crypto-processor DPR, DPR crypto-processor can cut up to 74% of the mineral resources (slice) and energy consumption 3.4%; Figure (8) illustrates the architecture of DPR.



Source: Hori, et al. [78]

Figure-8. Block diagram of the DPR crypto-processor

Kumar [80] used PR in FPGA to design modulation and demodulation so that the user can switch between the modulation schemes and different demodulation through runtime using configuring the control record in FPGA. If the waveform design is made PR then the configuration time and the hardware usage can be kept. Design and implementation of the BPSK, QPSK, sPSK, and 16PSK modems using PR, So it is the generation of four types of the modulator (M-PSK) By programmable dual-channel terminal-based DDS is given control of the log 2 bits to select the modulation structure and the values of the desired record [81]. In addition, the same design M-PSK, however, it is designed by VHDL code in Modelsim environment to reconfigurable filter and digital NCO so that it can be implemented in Xilinx in addition to Altera FPGAs [80]. Moreover, he presented, Kumar [81] design and Implementation of the 4, 8, 16, 32, 64 -QAM (M-QAM) modulation and demodulation schemes in FPGA using PR, where, the modulator design is composed of a fixed and dynamic part. Module generator phase value, ROM block for storing RRC filter transactions, and the key for IQ mapping constitute a dynamic part. A digital up-converter, it is restructuring RRC filter, control registers 3-bit data type conversion which forms the fixed part. Also, he designed of the OFDM modems using PR faster switch between different OFDM transmitters, that uses 1/2 BPSK, 1/2 QPSK, 3/4QPSK, 1/2 QAM, and 3/4QAM during runtime by configuring the control record in modems FPGA and convolution coding and reed Solomon encoder forming unit coding is given control register 3 bits to

determine a transition plan required and record the values corresponding to each modulation, Figure (9) illustrate fundamental waveform design in FPGA [82]. Furthermore, he Implemented of Digital Pre-Distortion (DPD) using PR with Xilinx soft processor, Microblaze, the implemented DPD is capable of the linear power amplifier used in the system in which it operates multi-transfer schemes, without disturbing the system [83]. Finally, he designed Frequency Hopping Synthesizer (FHS) by using PR; the implemented 256-bit BBS generator is used as the random number generator. The PR approach employed allows the user to change the NCO in minimum time without interrupting the normal working of the system Kumar [84]. Vennila, et al. [85] provided the implementation of the transceiver on the restructuring XILINX VirtexII Pro and be Plan Ahead from XILINX for DPR and undertaken a simulation of a fundamental transmitter and receiver in a cognitive radio system, and the configuration controller is a lookup table based [85].



# 3. DESIGN FLOW FOR WIRELESS COMMUNICATION WITH XILINX SYSTEM GENERATOR

System generator is part of the ISE® Design Suite and provides Xilinx DSP Block-set such as registers, multipliers, adders, filters and memories for application specific design. These blocks take advantage of the generator core XILINX IP to achieve optimal results for the selected device, designs taken with the DSP environment-friendly Simulink modeling using Block-set specific XILINX. It performs all the steps downstream FPGA implementation, including the collection and the place and the way to create a programmable FPGA. The benefit of using the XILINX System Generator for hardware implementation is that the XILINX Block-set provides tight integration with MATLAB, which helps to participate in the simulation unit with FPGA configuration blocks in communications offered by MATLAB blocks [86]. To accomplish the design of the receiver and transmitter devices using Xilinx System Generator needs 2 Software tools to be installed, MATLAB Version R2011a.or higher and Xilinx ISE 13.4. The System Generator token available with Xilinx has to be configured to MATLAB. These results add XILINX block-set for the MATLAB, Simulink environment that can be used directly in the construction of an algorithmic model. The building of wireless circuit components, such as modulation and digital front end, with PR, is using the library provided by Xilinx Block set to support multiple communication standards such as WCDMA, WiMAX, and MC-CDMA. The integration of these components in a single device with FPGA PR and DPR technology to build an SDR system with the architecture less complex and less expensive than through simulation in Matlab Simulink environment and the development of appropriate simulation models and tested. FPGA board can be used here is Spartan6 xc6xls16-3csg324 or Virtex6 or modern. I/O planning and clock planning are implemented model for JTAG hardware co-simulation; the parameters are set generator system

and generated. The assembly is created netlist is to create a project file and a programming model in Verilog HDL, which can be accessed using XILINX ISE. The module checks to examine the behavioral, synthesized and implemented on the FPGA. Xilinx System Generator has generated mainly to deal with complex DSP applications. Bitstream is assembled which is necessary to create an FPGA bit file which is suitable for the input of the FPGA. Figure (10) illustrates the flow of design for XILINX System Generator [87].



Figure-10. Design flow for Xilinx System Generator Source: Nahar and Rahayu [67]

## 3.1. Partial Reconfiguration Design Flow

PR is the capability of reconfigurable hardware to modify logic blocks dynamically without interrupting the system by downloading the smallest bit files. Synthesis flow generates regular BITSTREAM one for programming any FPGA device as an entity that one atomic. In contrast, the flow of PR physically divides the device in the regions, the first is called "static region", which is part of the device that is programmed at startup and never unchangeable, the second is the "dynamic region" and is also known as the "region PR", which is part of the device that will be configured dynamically, potentially several times and with different designs. It is possible to have multiple zones PR. Switching between designs with minimal changes would be faster also bit files corresponding to minor changes will be downloaded to the reconfiguration hardware [88].

Implementing a PR FPGA design is similar to achieve various designs to reshape the non-partial share in a common logic. Designer assigns parts of FPGA to re-composition, on the hand of the physical size of the area and the kinds of resources required. It then describes the designer module different variables that conquer the area, Xilinx FPGAs support re-configuration of block RAM, CLB, and DSP block-sets, addition to all the resources linked with the routing. The ISE software confirms that the resources used to create the tasks of restructuring are enclosed entirely within areas of specific physics, and that any interference occurs with no reconfigure part of the design. Several netlists, represents a static logic and all variable parts of the restructuring of the design, is overloaded into designs and then generates images FPGA design complete with these pieces [88]. Floor-planning, entering constraint, design rule checks are accessed over PlanAhead software. The use of multiple paths through the place and the tools to create Bitstreams path necessary to design all the images partial and full; every pass is a complete design of the FPGA. Once you configure one design to meet all the requests, the designer can re-use the results of the implementation of the establishment of other configurations. After that is the implementation of all configurations, verification procedures to verify uniformity among all versions. Combining all these checks is ensuring a safe environment when loading a partial Bit-stream in the FPGA to run. This is evident in the design flow in Figure (11). After each simulation configuration to make sure that it meets all the requests, designers can generate multiple netlists simulation hierarchy and each validates them on their own or downloaded on the simulator to simulate different combinations of modules that can exist during the operation of the machine [89].



Source: Nahar and Rahayu [89]

Implementation of PR in the field of communications will allow the user to design, build, test, implementation of communication modules in a few minutes instead of a few hours on the FPGA [90].

## 3.2. The Implementation of MC-CDMA System on FPGA

The Implementation of MC-CDMA System based on FPGA by applying the VHDL code in the Xilinx ISE14.1 program. It is clear; the design can be implemented according to Table 1. In this system with eight bits the transmitter circuit, then tested electronically by using a test bench editor to see its behavior, it gives the desired output on the test bench as shown in Figure (12). In addition, Figure (13) is shown Behavioral Simulation of receiver MC-CDMA System.

| Transmitter Project Status        |                              |            |                       |           |   |             |  |  |
|-----------------------------------|------------------------------|------------|-----------------------|-----------|---|-------------|--|--|
| Project File:                     | Tx_ofdm.xise                 |            | Parser Errors:        |           | 1 | No Errors   |  |  |
| Module Name:                      | Transmitter                  |            | Implementation State: |           | S | Synthesized |  |  |
| Target Device:                    | Xc7a100-3csg324              |            | • Errors:             |           | 1 | No Errors   |  |  |
| Product Version:                  | ISE 14.1                     |            | Warning:              |           |   | No Warning  |  |  |
| Design Goal:                      | Balanced                     |            | Routing Results:      |           |   |             |  |  |
| Design Strategy:                  | Xilinx Default (unlocked)    |            | Timing Constraints:   |           |   |             |  |  |
| Environments:                     | System Setting               |            | Final Timing Scores:  |           |   |             |  |  |
|                                   | <b>Device Utilization Su</b> | ed values) |                       | [_]       |   |             |  |  |
| Logic Utilization                 |                              | Used       |                       | Available |   | Utilization |  |  |
| Number of Slice Registers         |                              | 17410      |                       | 126800    |   | 13%         |  |  |
| Number of Slice LUTs              |                              | 8044       |                       | 63400     |   | 38%         |  |  |
| Number of fully used LUT-FF pairs |                              | 8976       |                       | 96478     |   | 9%          |  |  |
| Number of bonded IOBs             |                              | 140        |                       | 210       |   | 66%         |  |  |
| Number of Block RAM/FIFO          |                              | 10         |                       | 135       |   | 7%          |  |  |
| Number of BUFG/BUFSCTRLs          |                              | 2          |                       | 32        |   | 6%          |  |  |
| Number of DSP48E1s                |                              | 176        |                       | 240       |   | 73%         |  |  |

| Table-1. Final | Design Summar | ry of Transmitte | r for MC-CDMA Sy | stem |
|----------------|---------------|------------------|------------------|------|
|                |               | 2                |                  |      |

|     |                               |                  |      |       |           |           |           |           |             |             | 163.667 ms           |          |
|-----|-------------------------------|------------------|------|-------|-----------|-----------|-----------|-----------|-------------|-------------|----------------------|----------|
| Nat | ne                            | Value            |      | 20 ms | 140 ns    | 60 ns     | 80 ns     | 100 ns    | 120 ns      | 140 ms      | 160 ms   130         | ns       |
|     | a 🕫                           | 1                |      |       |           |           |           |           |             |             |                      |          |
|     | reset                         | 0                |      | 1     |           |           |           |           |             |             |                      |          |
|     | e cikjenable                  | 1                |      |       |           |           |           |           |             |             |                      |          |
|     | <ul> <li>in1[15:0]</li> </ul> | 001e             | 3000 | 0022  | 000: 0004 | 0019 002a | 003a 0022 | 0023      | 000d 003e   | 0014 0019   | (001e) 000e) (       | 0037 X   |
|     | ce_out                        | 1                |      |       |           |           |           |           |             |             |                      |          |
|     | out3                          | 0                |      |       |           |           |           |           |             |             |                      |          |
| 15  | out4                          | o                |      |       | 1         |           |           |           |             |             |                      |          |
|     | tbenb_dly                     | 1                |      |       |           |           |           |           |             |             |                      |          |
|     | counter                       | 0                |      |       |           |           |           |           |             |             |                      |          |
|     | phase_all                     | 1                |      |       |           |           |           |           |             |             |                      |          |
|     | rdenb_phase_all               | 1                |      |       |           |           |           |           |             |             |                      |          |
|     | random_integer_generator_c    | 1                |      |       |           |           |           |           |             |             |                      |          |
| 2   | andom_integer_generator_d     | 0006             | 000  | 0     | 0001 0002 | 0003 0004 | 0005 0006 | 0007 0008 | 0009 000a   | 000b 000c   | 0005 000e 0          | 00f (00  |
| 2   | ifft_im [63:0]                | 0019             | 2000 |       | \$2 (000c | 0004 0019 | 002a 003a | 0022 003  | 0023 0000   | 003e 0014   | ( 00 19 ) 00 1e ( 00 | 00e )(00 |
| 20  | e int/_re (63:0)              | 0008             | 000  | 0     | 0001 0002 | 0003 0004 | 0005 0006 | 0007 0008 | 0009 (000a) | 000b (000c) | 0003 000e ( 0        | 007 (00  |
| 2   | e intf_re_re(63.0)            | 0000000000000000 |      |       |           |           | 000000000 | 000000    |             |             |                      |          |
|     | ift_im_re(63.0)               | 000000000000000  |      |       |           |           | 000000000 | 000000    |             |             |                      |          |
|     | out3_addr(14:0)               | 600d             | 000  | 0     | 0001 0002 | 0003 0004 | 0005 0006 | 0007 0008 | 0009 (000a) | 0006 (000c) | ( 000 ( 000e ) ( 0   | 00f (00  |
| 1   | out4_testfailure              | 0                | ·    |       |           |           |           |           |             |             |                      |          |
|     | out4_rdenb                    | 1                |      |       |           |           |           |           |             |             |                      |          |
| 21  | out4_addr(14:0)               | 600d             | 000  | 0     | 0001 0002 | 0003 0004 | 0005 0006 | 0007 0008 | 0009 000a   | 000 0000    | ( 000 ( 000e ) ( 0   | 00F_00   |
|     | 🔒 ck_high                     | 5000 pe          |      |       |           |           | 5000      | *         |             |             |                      |          |
|     | ck, low                       | 5000 pe          |      |       |           |           | 5000      | 26        |             |             |                      |          |
|     | clk_period                    | 10000 pe         |      |       |           |           | 10000     | (ps       |             |             |                      |          |

Figure-12. Behavioral Simulation of Transmitter Circuit



Figure-13. Behavioral Simulation of receiver Circuit

## 4. CONCLUSION

In this paper, we summarize the review of the wireless communication system based SDR on FPGA. As we address multiple references which were exposed to the evolution of wireless communications using the devices to transmit and receive diverse in the FPGA, and especially those that have been used as a CDMA connection to the many benefits. As we focus on the new technology in FPGA-called partial restructuring and the most important

research with reference to the use of wireless communications is using Xilinx System Generator and Simulink in Matlab. Then we choose MC-CDMA to use with PR in FGPA because, MC-CDMA has solved many problems through the use of cyclic prefix due to higher data rates. It also offers other advantages such as high spectral efficiency, and low complexity implementation and high bandwidth efficiency etc. In addition to this, using of PR is increased the flexibility, reduce the size or number of FPGA, therefore reduce cost, through job sharing time, reduce power consumption, provides real-time flexibility in the choice of algorithms or protocols accessible to the application at any moment, enable the use of PR in the field of security design, Advances FPGA fault tolerance, accelerates configurable computing and reduces storage requirements Bit-stream.

Reconfigurable partial use in transmitters and receivers have become today the work is important for research in recent communications to PR of the benefits of contributing to an increase in the added flexibility and services for users of modern communications technology, which are essential today as the Internet and mobile and data transfer etc. Given that MC-MCDA system high many benefits, and that implementation of this system with distinctive PR, it will produce increase the advantages, and reduce defects and keep pace with rapid growth in demand for wireless communications services.

Funding: This study received no specific financial support.Competing Interests: The authors declare that they have no competing interests.Contributors/Acknowledgement: All authors contributed equally to the conception and design of the study.

## REFERENCES

- [1] G. F. Kasperski, O. Pierrelee, F. Dotto, and M. Sarlotte, "High data rate fully flexible sdr modem advanced configurable architecture & development methodology," presented at the IEEE Design, Automation & Test in Europe Conference & Exhibition, 2009.
- [2] A. Kumar, Y. I. Liu, and D. J. Sengupta, "Evolution of mobile wireless communication networks: 1G to 4G," International Journal of Electronics & Communication Technology, vol. 1, pp. 68-72, 2010. View at Google Scholar
- [3] M. Junaid, A. Farooq, and A. Shah, "Evolution and development towards 4th generation (4G) mobile communication systems," *Journal of American Science*, vol. 6, pp. 63–68, 2010. *View at Google Scholar*
- [4] R. Khan, A. H. M. Islam, and M. Rakibuddin, "Evolution of CDMA one and development of CDMA 2000 convergence and harmonization," *Asian Journal of Information Technology*, vol. 4, pp. 935-939, 2005. *View at Google Scholar*
- [5] B. Woerner and M. Howlader, "Research directions for fourth generation wireless," presented at the Tenth IEEE International Workshops, 2001.
- [6] S. Y. Hui and K. H. Yeung, "Challenges in the migration to 4G mobile systems," *IEEE Communications Magazine*, vol. 41, pp. 54-59, 2003. *View at Google Scholar* | *View at Publisher*
- [7] S. Kaur and G. Bharti, "Orthogonal frequency division multiplexer in wireless communication systems, a review," *International Journal of Advanced Research in Computer Engineering & Technology*, vol. 1, p. 125, 2012. View at Google Scholar
- [8] S. Amir and M. Asif, "Analytical study of MC-CDMA-TCM over multi-path rayleigh," presented at the International Conference on Computer Engineering and Applications, 2011.
- [9] M. Dillinger, K. Madani, and N. Alonistioti, Software defined radio: Architectures systems and functions. England: John Wiley & Sons Ltd, 2003.
- [10] A. Karmakar and A. Sinha, "A novel architecture of a reconfigurable radio processor for implementing different modulation schemes," presented at the IEEE Computer Research and Development (ICCRD) 3rd International Conference, 2011.
- [11] R. Raut and K. Kulat, "SDR design for cognitive radio," presented at the Fourth International Conference on Modeling Simulation and Applied Optimization, IEEE, 2011.
- [12] Simulink, *Simulink HDL coder*: The Math-Work Inc, 2011.
- [13] V. A. Pedroni, Circuit design with VHDL. Massachusetts Institute of Technology Press, 2004.

- [14] H. Hassan, H. C. Ku, K. Y. Che, and N. I. S. Bakhtir, "Low complexity SDR transceiver design using simulink, Matlab, and Xilinx," presented at the ICT Convergence (ICTC), International Conference, IEEE, 2012.
- [15] Xilinx, "Xilinx Plan Ahead Software Tutorial Overview of the Partial Reconfiguration Flow, UG743 (v14.1)," 2012.
- [16] R. N. Pittman, "Partial reconfiguration: A simple tutorial," Technical Report, MSR-TR 2012-19, Microsoft Research2012a.
- [17] D. Dye, "Partial reconfiguration of Xilinx FPGAs using ISE design suite," Xilinx, 2011.
- [18] P. Leppanen, J. Reinil, and A. Nykanen, "Software radio an alternative for the future in wireless personal and multimedia communications," presented at the IEEE Personal Wireless Communication International Conference, 1999.
- [19] D. Murotake, J. Oates, and A. Fuchs, "Real-time implementation of a reconfigurable IMT-2000 base station channel modem," IEEE Communications Magazine, vol. 38, pp. 148-152, 2000. View at Google Scholar | View at Publisher
- [20] Y. Sun, A. Nix, D. Milford, and D. Bull, "Low complexity synchronization, equalization and diversity combining for home-based hiperlan /l transceivers," in *IEEE Vehicular Technology Conference Proceedings*, 2000, pp. 2242-2246.
- [21] X. Reves, A. Gelonch, and F. Casadevall, "Software radio implementation of a DS-CDMA indoor subsystem based on FPGA devices," *Personal, Indoor and Mobile Radio Communications, IEEE*, vol. 1, pp. D-86-D-90, 2001.
- [22] B. G. Kang, "Design, and implementations of a software defined radio scheme based modem for high-speed multimedia data service," presented at the IEEE Proceedings Tencon'02 Conference, 2002.
- [23] F. C. Tormo and J. V. Coquillat, "Optimized FPGA implementation of quadrature DDS," presented at the IEEE International Symposium, 2002.
- [24] Y. D. Chuang, Y. S. Chang, and R. H. Wu, "SDRsim: A PC-based simulator of software defined radio," presented at the IEEE Telecommunications 10th International Conference, 2003.
- [25] V. N. Doan and T. Le-Ngoc, "Low complexity optimal symmetric interpolation filters for SDR receiver," presented at the IEEE Canadian Conference, 2003.
- [26] A. Blaickner, S. Albl, and W. Scherr, "Configurable computing architectures for wireless and software defined radio A FPGA prototyping experience using high-level design-tool-chains," presented at the IEEE International Symposium, 2004.
- [27] P. M. Mannan, "Framework for the design and implementation of software defined radio based wireless communication system," M.Sc. Thesis, University of Akron, 2005.
- [28] P. Isomaki and N. Avessta, "Rapid refinable SoC SDR design," presented at the IEEE International Symposium, 2005.
- [29] P. J. Green and D. P. Taylor, "Implementation of four real-time software defined receivers and a space-time decoder using Xilinx virtex 2 Pro field programmable gate array," presented at the Third IEEE International Workshop on Electronic Design, 2005.
- [30] L. Chaari, M. Fourati, N. Masmoudi, and L. Kamoun, "Re-configurability study for digital baseband processing unit for multimode handset architectures," presented at the IEEE Wireless Conference, 2006.
- [31] E. O. Garcia, R. Cumplido, and M. Arias, "Pipelined CORDIC design on FPGA for a digital sine and cosine waves generator," presented at the IEEE 3rd International Conference, 2006.
- [32] A. P. Vinod, E. M. K. Lai, and S. Emmanuel, "Implementation of low-power and high-speed higher order channel filters for software radio receivers," presented at the IEEE International Symposium, 2006.
- [33] G. J. Minden, J. B. Evans, and L. Searl, "KUAR: A flexible software-defined radio development platform," presented at the IEEE International Symposium, 2007.
- [34] Y. Tachwali and H. Refai, "Implementation of a BPSK transceiver on hybrid software defined radio platforms," presented at the IEEE 3rd International Conference, 2008.
- [35] G. Elamary, G. Chester, and J. Neasham, "A simple digital VHDL QPSK modulator designed using CPLD/FPGAs for biomedical devices applications," in *Proceedings of the World Congress on Engineering London U.K*, 2009.

- [36] A. Y. Jaber, L. A. Latiff, A. Norulhusna, A. N. Abdalla, and A. K. Nahar, "Peak-to-average power ratio method to improve the performance of multicarrier model system," *Publish Research Journal of Applied Sciences, Engineering and Technology*, vol. 10, 2015.
- [37] J. Gurugubelli and I. Chakrabarti, "Design and implementation of a generalized parametrizable modulator for a reconfigurable radio," presented at the IEEE Conference Publications, 2010.
- [38] W. Changrui, K. Chao, X. Shigen, and C. Huizhi, "Design and FPGA implementation of flexible and efficiency digital down converter," presented at the IEEE 10th International Conference, 2010.
- [39] A. S. Rodriguez, M. C. Mensinger, I. S. Ahn, and Y. Lu, "Model-based software-defined radio (SDR) design using FPGA," presented at the IEEE International Conference, 2011.
- [40] S. O. Popsscu and A. S. Gontena, "Performance comparison of the BPSK and QPSK modulation techniques on FPGA," presented at the IEEE 17th International Symposium for Design and Technology in Electronic Packaging, 2011.
- [41] A. Tabassam, F. Ali, S. Kalsait, and M. Suleman, "Building software- defined radios in MATLAB simulink a step towards cognitive radios," presented at the IEEE, UKSim 13th International Conference on Modelling and Simulation, 2011.
- [42] R. D. Raut and K. D. Kulat, "SDR design for cognitive radio," presented at the 4th International Conference on Modelling, Simulation and Applied Optimization (ICMSAO), IEEE, 2011.
- [43] S. Bhattacharjee, S. Sil, S. Dey, and A. Chakrabarti, "Simulation, design and analysis of a low power MIMO-OFDM system and its implementation on FPGA," presented at the International Conference on Recent Trends in Information Systems, IEEE, 2011.
- [44] R. Supriya, L. S. Murugan, and R. C. Biradar, "Design and implementation of software defined radio using Xilinx system generator," 2012.
- [45] M. Donelli and C. Sacchi, "Implementation of a low-cost reconfigurable antenna array for SDR-based communication systems," presented at the Aerospace Conference, IEEE, 2012.
- [46] S. Usman, A. Mahmood, and M. R. Ashraf, "Porting of OSSIE on texas instrument's DAVINCI SoC based SDR platform," presented at the International Conference on Cyber-Enabled Distributed Computing and Knowledge Discover, IEEE, 2012.
- [47] T. Kazaz, M. Kulin, and M. Hadzialic, "Design and implementation of SDR based QPSK modulator on FPGA," presented at the Information & Communication Technology Electronics & Microelectronics (MIPRO), 36th International Convention on IEEE Conference Publications, Opatija, Croatia, 2013.
- [48] M. B. Sruthi, M. Abirami, A. Manikkoth, R. Gandhiraj, and K. P. Soman, "Low-cost digital transceiver design for software defined radio using RTL-SDR," presented at the International Multi-Conference on Automation, Computing, Communication, Control and Compressed Sensing (iMac4s), IEEE, 2013.
- [49] Y. G. Jeong, J. S. Kim, and M. J. Kim, "Implementation of code tracking loop for PC'S system," in *Proceedings of IEEE Asia Pacific Conference on Circuits and Systems*, 1996, pp. 49-52.
- [50] P. Shamain and L. B. Milstein, "Minimum mean square error (MMSE) receiver employing 16-QAM in CDMA channel with narrowband Gaussian interference," in *Military Communications Conference Proceedings, IEEE*, 1999, pp. 826-830.
- [51] P. Jain and R. Buehrer, "Implementation of adaptive modulation on the sunrise software radio," Circuits and Systems, IEEE, vol. 3, pp. 405-408, 2002. View at Google Scholar
- [52] K. E. M. Osman, "Design of direct sequence code division multiple access (DS-CDMA) wireless transmitter using field programmable gate array," Putra Malaysia University, M.Sc., Thesis, 2002.
- [53] H. Park, Y. Park, and C. Kim, "A design of QAM modulator for multicode WCDMA," presented at the Radio and Wireless Conference, IEEE, 2003.
- [54] L. K. Cheng, "Design of OFDM transmitter and receiver using FPGA," Malaysia University of Technology, M.Sc. Thesis, 2004.

- [55] H. N. Al-Shamary, "Design and implementation of direct sequence spread spectrum system using field programmable gate array," University of Technology, Ph.D. Thesis, Department of Electrical Engineering, 2004.
- [56] G. Carcia and R. Cumplido, "On the design of an FPGA-based OFDM modulator for IEEE 802.16-2004," presented at the International Conference on Reconfigurable Computing and FPGAs, IEEE, 2005.
- [57] B. Xia and J. Wang, "Analytical study of QAM with interference cancellation for high-speed multicode CDMA," *IEEE Transactions on Vehicular Technology, IEE/IEEE*, vol. 54, pp. 1070-1080, 2005. *View at Google Scholar | View at Publisher*
- [58] R. Annarajjala, "Comments on exact error rate analysis of diversity 16-QAM with channel-estimation error," *IEEE Transaction on Communication*, *IEE/IEEE*, vol. 54, pp. 393–396, 2006. *View at Google Scholar* | *View at Publisher*
- [59] A. Kaur, "Linear feedback shift registers in wireless communication systems," M.Sc Thesis, Department of Electronics and Communication Engineering, Thapar Institute of Engineering and Technology, India, 2006.
- [60] J. Carcia, J. A. Michell, G. Ruiz, and A. M. Buron, "FPGA realization of split-radix FFT processor," in *Proceeding of SPIE*, 2007.
- [61] K. E. Mohamed, B. M. Ali, and S. S. Jamuar, "Implementation of CDMA transmitter for a multi-standard SDR base band platform," presented at the IEEE of Asia-Pacific Conference on Communications, 2007.
- [62] H. Alasady and M. Ibnkahla, "Design and hardware implementation of look-up table predistortion on ALTERA stratix DSP board," presented at the Canadian Conference on Electrical and Computer Engineering, IEEE, 2008.
- [63] L. A. Tuan and K. Araki, "A group of modulation schemes for adaptive modulation," presented at the Singapore International Conference on Communication Systems, IEEE, 2008.
- [64] F. M. Gutierrez, "Implementation of a Tx/Rx OFDM system in an FPGA," M. Sc. Thesis, Telecommunication Engineering & Management, University at Politecnica De Catalunya, 2009.
- [65] G. De Angelis, G. Baruffa, and S. Cacopardi, "Parallel PN code acquisition for wireless positioning in CDMA handsets," presented at the 5th Advanced Satellite Multimedia Systems Conference and the 11th Signal Processing for Space Communications Workshop, IEEE, 2010.
- [66] A. K. Nahar and Y. Rahayu, "Design of selectable modems for MC-CDMA based on software defined radio," International Journal of Engineering Technology and Sciences, vol. 3, pp. 1-7, 2015. View at Google Scholar
- [67] A. K. Nahar and Y. Rahayu, "Design and implementation of MC-CDMA wireless communication system using partial reconfiguration in FPGA—A review," *International Journal of Advancements in Communication Technologies-IJACT*, vol. 2, pp. 42-46, 2015.
- [68] M. A. Mohamed, A. S. Samarah, and M. I. FathAllah, "A novel implementation of OFDM using FPGA," International Journal of Computer Science and Network Security, pp. 43-48, 2011. View at Google Scholar
- [69] T. S. Mahbub, S. Ahmed, and I. R. Rokon, "Transmitter implementation using DS-CDMA technique in FPGA using verilog HDL," presented at the International Conference on Electrical, Electronics and Civil Engineering, 2011.
- [70] A. Amsavalli and K. R. Kashwan, "FPGA implementation of low complexity VLSI architecture for DS-CDMA communication system," *International Journal of Computer Applications*, vol. 42, pp. 27-34, 2012. *View at Google Scholar* | *View at Publisher*
- [71] V. Corvino, V. A. Carniani, and R. Verdone, "Cross-layer scheduling over a heterogeneous opportunistic emergencydeployed wireless network," *International Journal of Pervasive Computing and Communications*, vol. 5, pp. 312 – 331, 2009.
   *View at Google Scholar* | *View at Publisher*
- [72] J. Delorme, J. Martin, A. Nafkha, C. Moy, F. Clermidy, P. Leray, and J. Palicot, "A FPGA partial reconfiguration design approach for cognitive radio based on NoC architecture," presented at the International IEEE Northeast Workshop on Circuits and Systems and TAISA Conference, Joint 6th, NEWCAS-TAISA, 2008.
- [73] R. Kumar, R. C. Joshi, and K. S. N. Raju, "A FPGA partial reconfiguration design approach for RASIP SDR," presented at the India Conference (INDICON), Annual IEEE, 2009.
- [74] P. S. Ostler, M. J. Wirthlin, and J. E. Jensen, "FPGA bootstrapping on PCIe using partial reconfiguration," presented at the International Conference on Reconfigurable Computing and FPGAs, IEEE, 2011.

- [75] M. Rozkovec, J. Jeníek, and O. Novák, "An evaluation of the application dependent FPGA test method," presented at the International Symposium on Design and Diagnostics of Electronic Circuits & Systems (DDECS), IEEE, 2012.
- [76] N. Joseph and K. P. Nirmal, "Power consumption reduction in an SDR based wireless communication system using partial reconfigurable FPGA," International Journal of VLSI Design & Communication Systems (VLSICS), vol. 3, 203-210 2012. View at Google Scholar | View at Publisher
- [77] M. Orlandic and K. Svarstad, "An area efficient hardware architecture design for H.264/AVC Intra prediction reconstruction path based on partial reconfiguration," presented at the Design and Diagnostics of Electronic Circuits & Systems (DDECS), 16th International Symposium, IEEE, 2013.
- [78] Y. I. Hori, T. Katashita, and K. Kobara, "Energy and area saving effect of dynamic partial reconfiguration on a 28-nm process FPGA," presented at the 2nd Global Conference on Consumer Electronics (GCCE), IEEE, 2013.
- [79] A. Kumar, "FPGA implementation of PSK modems using partial reconfiguration for SDR and CR applications," presented at the India Conference (INDICON) (s)Annual IEEE, 2012.
- [80] A. Kumar, "Low power implementation of PSK modems in FPGA with reconfigurable filter and digital NCO using PR for SDR and CR applications," presented at the Information & Communication Technologies (ICT) Conference on Digital Object Identifier: 10.1109/CICT.2013.6558215, IEEE, 2013.
- [81] A. Kumar, "FPGA implementation of QAM modems using PR for reconfigurable wireless radios," presented at the International Conference on Microelectronics, Communication and Renewable Energy (ICMiCR) IEEE, 2013.
- [82] A. Kumar, "A SoC based partially reconfigurable OFDM transmitters for cognitive radios," presented at the International Conference on Control Communication and Computing (ICCC) IEEE, 2013.
- [83] A. Kumar, "An implementation of DPD in FPGA with a soft processor using partial reconfiguration for wireless radios," presented at the Conference on Information and Communication Technologies (ICT 2013) IEEE, 2013.
- [84] A. Kumar, "A secure frequency hopping synthesizer for reconfigurable wireless radios," presented at the Conference on Information and Communication Technologies (ICT 2013), IEEE, 2013.
- [85] C. Vennila, K. Suresh, R. Rathor, G. Lakshminarayanan, and S. B. Ko, "Dynamic partial reconfigurable adaptive transceiver for ofdm based cognitive radio," presented at the Canadian Conference Of Electrical And Computer Engineering (CCECE), IEEE, 2013.
- [86] A. K. Nahar, Y. Rahayu, and A. Y. Jaber, "Design the MC-CDMA system with LS-PSO channel estimation based FPGA," *Research Journal of Applied Sciences, Engineering, and Technology*, vol. 10, pp. 1051-1061, 2015. *View at Google* Scholar | View at Publisher
- [87] N. P. Raut and A. V. Gokhale, "FPGA implementation for image processing algorithms using Xilinx system generator," *IOSR Journal of VLSI and Signal Processing (IOSR-JVSP)*, vol. 2, pp. 26-36, 2013. *View at Google Scholar*
- [88] R. N. Pittman, "Partial reconfiguration: A simple tutorial," Microsoft Research, Technical Report, a Tutorial for XILINX FPGAs, Version 1.02012b.
- [89] A. K. Nahar and Y. Rahayu, "VHDL implementation of RPS technique for PAPR reduction in MC-CDMA," *NNGT International Journal of Networking and Communication*, vol. 4, pp. 1-11, 2015.
- [90] A. K. Nahar and K. H. B. Gazali, "PAPR reduction based on proposed rotating phase shift technique in MC-CDMA using FPGA," *International Journal of Communications, Network and System Sciences*, vol. 8, pp. 249-259, 2015. *View at Google Scholar | View at Publisher*

Views and opinions expressed in this article are the views and opinions of the author(s), Review of Information Engineering and Applications shall not be responsible or answerable for any loss, damage or liability etc. caused in relation to/arising out of the use of the content.